## Computer Science / Computer Engineering 142

## **Advanced Computer Organization**

Term Project: Phase Two

Team: 5

By: Ethan Kinyon & Andrew Enright

12/05/2017

TR 5:30pm

Professor: Behnam Arad

## **Table of Contents**

| Objective                      | 3  |
|--------------------------------|----|
| Status Report                  | 5  |
| Datapath                       | 7  |
| Stage One (Instruction Fetch)  | 8  |
| Stage Two (Instruction Decode) | 10 |
| Stage Three (Execution)        | 14 |
| Stage Four (Memory)            | 16 |
| Stage Five (Write Back)        | 17 |
| Buffer Modules                 | 18 |
| CPU/Top Design                 | 19 |
| Truth Tables / Signals         | 23 |
| Assembly                       | 26 |

# Objective

The purpose of the term project is to design and simulate a datapath and control unit for a pipelined system, which will be able to execute the following assembly instruction.

| Function                  | Syntax              | opcode | op1 | op2   | funct.<br>Code | type | Operation                                                                 |
|---------------------------|---------------------|--------|-----|-------|----------------|------|---------------------------------------------------------------------------|
| Signed<br>addition        | add op1, op2        | 1111   | reg | reg   | 0000           | A    | op1 = op1 + op2                                                           |
| Signed<br>subtraction     | sub op1, op2        | 1111   | reg | reg   | 0001           | A    | op1 = op1 - op2                                                           |
| Signed<br>multiplication  | mul op1, op2        | 1111   | reg | reg   | 0100           | A    | op1 = op1 * op2<br>op1: Product (lower half)<br>R15: Product (upper half) |
| Signed division           | div op1, op2        | 1111   | reg | reg   | 0101           | A    | op1: 16-bit quotient<br>R15: 16-bit remainder                             |
| Move                      | mv op1, op2         | 1111   | reg | reg.  | 0111           | A    | op1 <= op2                                                                |
| SWAP                      | swp op1, op2        | 1111   | reg | reg   | 1000           | A    | op1 <= op2<br>op2 <= op1                                                  |
| AND immediate             | andi op1, op2       | 1000   | reg | Immd. | N/A            | С    | op1 = op1 & {8'b0, constant}                                              |
| OR immediate              | or op1, op2         | 1001   | reg | Immd. | N/A            | С    | op1 = op1   {8'b0, constant}                                              |
| Load byte<br>unsigned     | lbu op1, immd (op2) | 1010   | reg | reg   | N/A            | В    | op1 = {8'b0, Mem [ immd + op2] }<br>(sign extend immd)                    |
| Store byte                | sb op1, immd (op2)  | 1011   | reg | reg   | N/A            | В    | Mem [immd + op2](7:0) = op1(7:0) (sign extend immd)                       |
| Load                      | lw op1, immd (op2)  | 1100   | reg | reg   | N/A            | В    | op1 = Mem [ immd + op2]<br>(sign extend immd)                             |
| Store                     | sw op1, immd (op2)  | 1101   | reg | reg   | N/A            | В    | Mem [immd + op2] = op1<br>(sign extend immd)                              |
| Branch on less<br>than    | blt op1, op2        | 0101   | reg | immd. | N/A            | С    | if (op1 < R15) then PC = PC +<br>op2<br>(sign extend op2 & shift left)    |
| Branch on<br>greater than | bgt op1, op2        | 0100   | reg | immd. | N/A            | С    | if (op1 > R15) then PC = PC + op2 (sign extend op2 & shift left)          |

| Function        | Syntax       | opcode | op1         | op2   | funct.<br>Code | type | Operation                                                              |
|-----------------|--------------|--------|-------------|-------|----------------|------|------------------------------------------------------------------------|
| Branch on equal | beq op1, op2 | 0110   | reg         | immd. | N/A            | С    | if (op1 = R15) then PC = PC +<br>op2<br>(sign extend op2 & shift left) |
| jump            | jmp op1      | 0001   | off-<br>set |       | N/A            | D    | pc = pc + op1<br>(sign extend op1& shift left)                         |
| halt            | Halt         | 0000   |             |       | N/A            | D    | halt program execution                                                 |

## Status Report

Complete this form by typing the requested information and include the completed form in your report after TOC. Gray cells will be filled by the instructor.

| Name           | %Contribution | Grade |
|----------------|---------------|-------|
| Ethan Kinyon   | 40            |       |
| Andrew Enright | 60            |       |

### Please do not write in the first table

| Project Report/Presentation               | 20% | /200 |
|-------------------------------------------|-----|------|
| Functionality of the individual component | 40% | /400 |
| Functionality of the overall design       | 25% | /250 |
| Design Approach                           | 5%  | /50  |
| Total Points                              |     | /900 |

# A: List all the instructions that were implemented correctly and verified by the assembly program on your system:

| Instructions           | State any issue regarding the instruction. |
|------------------------|--------------------------------------------|
| Signed Addition        | No issue                                   |
| Signed Subtraction     | No issue                                   |
| signed multiplication  | No issue                                   |
| signed division        | No issue                                   |
| Move                   | Not in ALU                                 |
| Swap                   | Not in ALU                                 |
| AND Immediate          | No issue                                   |
| OR Immediate           | No issue                                   |
| Load byte unsigned     | Will output whole word, not just byte      |
| Store Byte             | No issues                                  |
| Load                   | No issues                                  |
| Store                  | No Issues                                  |
| branch on less than    | Not working                                |
| branch on greater than | Not working                                |
| branch on equal to     | Not working                                |
| Jump                   | No issue                                   |
| Halt                   | No issue                                   |

### B: Fill out the next table:

| Individual Components   | Does your   | List the student who | Does it | List problems |  |
|-------------------------|-------------|----------------------|---------|---------------|--|
|                         | system have | designed and         | work?   | with the      |  |
|                         | this        | verified the block   |         | component, if |  |
|                         | component?  |                      |         | any.          |  |
| ALU                     | Yes         | Ethan                | Yes     | NA            |  |
| ALU control unit        | No          | NA                   | NA      | NA            |  |
| Memory Unit             | Yes         | Ethan                | Yes     | NA            |  |
| Register File/Other Reg | Yes         | Andrew               | Yes     | NA            |  |
| PC                      | Yes         | Ethan                | Yes     | NA            |  |
| Instruction Registers   | Yes         | Ethan                | Yes     | NA            |  |
| Multiplexors            | Yes         | Andrew               | Yes     | NA            |  |
| Exception handler Yes   |             | Andrew               | Yes     | NA            |  |
| 1. Unknown opcode       |             |                      |         |               |  |
| 2. Arithm. Overflow     |             |                      |         |               |  |
| Control Units           | Yes         | Andrew               | Yes     | NA            |  |
| 1. Main                 |             |                      |         |               |  |
| 2. Forwarding           |             |                      |         |               |  |
| 3. lw hazard            |             |                      |         |               |  |
| detection               |             |                      |         |               |  |

How many stages to you have in your pipeline? 5

C: State any issues regarding the overall operation of the datapath? Be specific.

NA

## **Datapath**



## **Stage One: Instruction Fetch**

#### **Program Counter:**

```
module programcounter(input clk, rst, pWrite, halt, input[15:0] temp_in, output reg[15:0] out);
always@(posedge clk or negedge rst)

begin
if (pWrite == 1'bl) out <= temp_in;
else if (~rst) out <= 16'h0000;
end
endmodule</pre>
```

#### **Instruction Memory:**

```
module instructionmemory(input[15:0] programcounter, output reg[15:0] outRegister);
      always@(*)
    □ begin
                case (programcounter)
                    00: outRegister = 16'hf120; //Signed Addition
02: outRegister= 16'hf121; //Signed Subtraction
                    04 : outRegister= 16'h93ff; //Bitwise Or
                    06 : outRegister= 16'h834c; //Bitwise And
10
                    08 : outRegister= 16'hf564; //Signed Multiplication
                    10 : outRegister= 16'hf155; //Signed Division
11
12
                    12 : outRegister= 16'hfff1; //Signed Subtraction
                    14 : outRegister= 16'hf487; //Move
14
15
                    16 : outRegister= 16'hf468; //Swap
                    18 : outRegister= 16'h9402; //Bitwise Or
                    20: outRegister= 16'ha690; //Store Byte
22: outRegister= 16'hb690; //Store Byte
16
                    24 : outRegister= 16'hc690; //Load Word
19
20
21
22
                    26 : outRegister= 16'h6704; //Branch On Equal
                    28 : outRegister= 16'hfbl0; //Signed Addition
                    30 : outRegister= 16'h5705; //Branch Less Than
                    32 : outRegister= 16'hfb20; //Signed Addition
                    34 : outRegister= 16'h4702; //Branch Greater Than
                    36 : outRegister= 16'hfll0; //Signed Addition
                    38 : outRegister= 16'hfll0; //Signed Addition
                    40 : outRegister= 16'hc890; //Load Word
                    42 : outRegister= 16'hf880; //Signed Addition
                    44 : outRegister= 16'hd890; //Store Word
29
30
                    46 : outRegister= 16'hca90; //Load Word
                    48 : outRegister= 16'hfcc0; //Signed Addition
                    50 : outRegister= 16'hfddl; //Signed Subtraction
31
                    52 : outRegister= 16'hfcd0; //Signed Addition
                    54 : outRegister= 16'hefff; //EFFF
34
35
                    default : outRegister = 16'h0000;
                endcase:
36
40
      endmodule
```

### Adder:

```
module adder(in1, in2, carry, out);
parameter size = 16;
input [size : 1] in1, in2;
output reg [size : 1] out;
output reg carry;

always @ (*)
begin
| {carry, out} = in1 + in2;
end
endmodule
```

### **Multiplexor 2 to 1:**

```
module mux_2tol(in1, in2, sel, out);
2
    parameter size = 16;
3
    input [size:1] in1, in2;
4
    input sel;
5
    output reg [size:1] out;
6
    always @ (*)
8 = case (sel)
9
         0 : out = inl;
10
           1 : out = in2;
11
        endcase
12 endmodule
```

## **Stage Two: Instruction Decode**

#### **Control Unit:**

```
dule control(instruction, w2_addr_src, w2_en, write_back, mem_to_reg, alu_src, alu_op, memory_read, memory_write, byte_select, err, lock, alu_op2_src);
               input [15:0] instruction;
output reg w2_addr_src, w2_en, write_back, mem_to_reg, alu_src, alu_op, memory_read, memory_write, byte_select, err, lock, alu_op2_src;
               always @ (*)
                        begin
//Lock (freeze buffers)
                          if (instruction[15:12] == 0000) lock = 1'b1;
                                   casez (instruction[15:12])
                                   //ALU operation
4'blll: begin
                                             alu op2 src = 1'b0;
                                             write_back = 1'b1;
mem_to_reg = 1'b0;
                                             alu_src = 1'b0;
alu_op = 1'b1;
memory_read = 1'b0;
                                             memory_redd = 1'b0;

memory_write = 1'b0;

byte_select = 1'b0;

err = 1'b0;
                                             casez (instruction[3:0])
   //add (0000)
                                                       //add (0000)
//subtract (0001)
4'b0000 : begin
                                                           w2_addr_src = 1'b0;
w2_en = 1'b0;
                                                       end
                                                       4'b0001 : begin
                                                             w2_addr_src = 1'b0;
w2_en = 1'b0;
                                                       //multiply (0100)
                                                       //divide (0101)
4'b010? : begin
                                                                w2_addr_src = 1'b1;
w2_en = 1'b1;
                                                       end
39
40
41
42
43
                                                       //move (0111)
                                                                w2_addr_src = 1'b0;
w2_en = 1'b0;
end
                                                                  w2 addr src = 1'bl; 86 87 end
                                                                                                                                                               //Store byte
4'b1011: begin
alu_op2_src = 1'b0;
                                                          //swap (1000)
4'bl000 : begin
                                                                                                                                                                          err = 1'b0;
w2_addr_src = 1'b0;
                                                           default: begin

w2_addr_src = 1'b0;

w2_en = 1'b0;
                                                                                                                                                                        w2 addr_src = 1'b0;
w2 en = 1'b0;
write_back = 1'b1;
mem to reg = 1'b0;
alu_src = 1'b1;
alu_op = 1'b1;
memory_read = 1'b0;
memory_write = 1'b1;
byte_select = 1'b1;
                                                                                                                                                                                                                                                             //Branch on less
//Branch on greater
4*b010*: begin
alu op2_src = 1*b1;
err = 1*b0;
w2_endf.src = 1*b0;
w1_endf.src = 1*b0;
wite_back = 1*b0;
nem_to_teq = 1*b0;
alu_src = 1*b0;
alu_src = 1*b0;
nemory_read = 1*b0;
nemory_read = 1*b0;
nemory_wite = 1*b0;
end
                                                           endcase
                                       //OR Immediate
                                               100? : begin

alu_op2_src = 1'b0;

w2_addr_src = 1'b0;

w2_en = 1'b0;

write_back = 1'b1;

mem_to_reg = 1'b0;
                                                                                                                                                               //Load
                                                                                                                                                                         1100 : begin
alu_op2_src = 1'b0;
                                                                                                                                                                        alu_op2_src = 1'b0;
err = 1'b0;
w2_addr_src = 1'b0;
w2_en = 1'b0;
write_back = 1'b1;
mem_to_reg = 1'b1;
alu_src = 1'b1;
alu_op = 1'b1;
                                                                                                                                                                                                                                                              end
//Branch on Equal
4'b0110 : begin
                                               mem_to_reg = 1'b0;
alu_src = 1'b1;
alu_op = 1'b1;
alu_op = 1'b1;
memory_read = 1'b0;
memory_write = 1'b0;
byte_select = 1'b0;
err = 1'b0;
                                                                                                                                                                                                                                                                    ranch on Equal
0110: begin
alu op2 src = 1'b1;
err = 1'b0;
w2 addr src = 1'b0;
w2 en = 1'b0;
mem to req = 1'b0;
alu op = 1'b0;
alu op = 1'b1;
memory red = 1'b0;
memory write = 1'b0;
byte_select = 1'b0;
  66
67
68
                                                                                                                                                                         memory_read = 1'b1;
memory_write = 1'b0;
byte_select = 1'b0;
                                      //Load byte
                                                                                                                                                               //Store
                                       4'b1010: begin
                                               1010: begin
alu_op2_src = 1'b0;
w2_addr_src = 1'b0;
w2_en = 1'b0;
write_back = 1'b0;
mem_to_reg = 1'b1;
alu_op = 1'b1;
                                                                                                                                                                          1101 : begin
alu_op2_src = 1'b0;
                                                                                                                                                                                                                                                              end
//Jump (jump signal handled via jump control)
//Jump actually has its own adder and shift for calculating address
                                                                                                                                                                        alu op2_src = 1'b0;
err = 1'b0;
w2_addr_src = 1'b0;
w2_en = 1'b0;
w1e back = 1'b1;
mem to_reg = 1'b0;
alu_src = 1'b1;
alu_op = 1'b1;
memory_read = 1'b0;
byte_select = 1'b0;
                                                                                                                                                                                                                                                                    err = 1'b0;

w2 addr src = 1'b0;

w2 en = 1'b0;

write_back = 1'b0;

mem to reg = 1'b0;

alu src = 1'b0;

alu op = 1'b0;

memory read = 1'b0;

byte_select = 1'b0;
                                                memory_read = 1'b1;
memory_write = 1'b0;
                                               byte_select = 1'b1;
err = 1'b0;
```

#### **Control Unit cont:**

```
172
173 =
174
175
176
177
178
179
                                            //Halt
4'b0000 : begin
                                                        alu_op2_src = 1'b0;
                                                        err = 1'b0;
                                                         w2_addr_src = 1'b0;
                                                       w2_addr_src = 1'b0;

w2_en = 1'b0;

write back = 1'b0;

mem_to_reg = 1'b0;

alu_src = 1'b0;

alu_op = 1'b0;

memory_read = 1'b0;

memory_write = 1'b0;

byte_select = 1'b0;
  180
181
182
183
184
185
186
  187
188
189
                                            //Unrecognized default : begin
                                                  alu_op2_src = 1'b0;
  190
191
192
                                                        err = 1'b1;

w2_addr_src = 1'b0;

w2_en = 1'b0;
                                                       w2_en = 1'b0;

write_back = 1'b0;

mem_to_reg = 1'b0;

alu_src = 1'b0;

alu_op = 1'b0;

memory_read = 1'b0;

memory_write = 1'b0;

byte_select = 1'b0;
  193
194
195
  196
197
198
  199
                                             end
                                             endcase
 202
203
204
205
                                  end
```

### **Register File:**

```
1
2
3
       module register(data_in, clk, rst, w_enable, data_out);
       parameter size = 16;
 4
5
       input [size-1:0] data_in;
      input clk, rst, w_enable;
 6
7
       output reg [size-1:0] data_out;
8
9
10
      initial data_out <= 0;</pre>
11
       always @(posedge clk, negedge rst)
12
13
      if (!rst)
          data_out <= 0;
14
15
      else if (w_enable)
          data_out <= data_in;
16
17
      endmodule
```

### **Register File cont:**

```
nodule register_file
                input wire [15:0]
                                                        write_data_1,
                                               write_data_2,
write addr 1,
                input wire [3:0]
                                               write_addr_2,
read_addr_1,
read_addr_2,
clk,
8
9
10
11
12
13
14
15
                input wire
                                               rst,
                                               write_enable_1,
                                                write_enable_2
                                               first_byte_only,
                                               read_data_1,
read_data_2,
                output reg [15:0]
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
                                               read_data_15);
          //An n-1 bit, 2^^address lines size array of registers.
         reg [15:0] registers [15:0];
         always @ (posedge clk, negedge rst)
       □begin
               if (~rst)
                                                                                                                  else if (write_enable_1)
                                                                                                  46
47
                                                                                                                        begin
                      Degin
read_data_1 = 16'h0;
read_data_2 = 16'h0;
read_data_15 = 16'h0;
for (i = 0; i < 16; i = i+1)
begin
reciptors[i] = 16th0
                                                                                                                             if (~first byte only)
                                                                                                                                    registers[write_addr_l] = write_data_1;
                                                                                                  49
                                                                                                  50
                                                                                                                                  registers[write_addr_1] = {8'h00, write_data_1[7:0]};
                           registers[i] = 16'h0;
                                                                                                  51
                                                                                                                              if ((write_enable_2 == 1) && (write_addr_2 != write_addr_1))
                    end
registers[0] = 16'h0F00;
registers[1] = 16'h0F00;
registers[2] = 16'h7F0F;
registers[3] = 16'h70F;
registers[4] = 16'h0040;
registers[5] = 16'h6666;
registers[6] = 16'h00F;
registers[7] = 16'hFF88;
registers[1] = 16'h0002;
end
e if (write enable 1)
                                                                                                                                   begin
                                                                                                  54
55
                                                                                                                                    registers[write_addr_2] = write_data_2;
end
                                                                                                  56
57
58
                                                                                                                        if (~first_byte_only) read_data_1 = registers[read_addr 1];
39
40
41
42
                                                                                                   59
                                                                                                                        else read_data_1 = {8'h00, registers[read_addr_1][7:0]};
                                                                                                  60
61
                                                                                                                        read_data_1 = registers[read_addr_1];
read_data_2 = registers[read_addr_2];
43
44
                                                                                                  62
                                                                                                                        read_data_15 = registers[15];
                                                                                                  63
                else if (write_enable_1)
                      begin
```

#### **Sign Extension:**

#### **Hazard Detection Unit:**

```
module hazard (ex_instruction, m_instruction, po_write, force_flush, jump_taken, reset, if_id_lock, id_ex_lock, ex_m_lock, m_wb_lock, if_id_flush, id_ex_flush, ex_m_flush, m_wb_flush
                               );
input [15:0] ex_instruction, m_instruction;
input force_flush, jump_taken, reset;
                              output reg pc_write;
output reg if_id_lock, id_ex_lock, ex_m_lock, m_wb_lock;
output reg if_id_flush, id_ex_flush, ex_m_flush, m_wb_flush;
                always (*)

begin

//if memory instruction is read, and it's reading into an address used by EX:

//-lock IF-ID, ID-EX, for a cycle

//lock PC for a cycle

//flush EX-M (to prevent double execution).
                                             begin
                                                    pc_write = 1'b0;
                                                    if_id_lock = l'bl;
id_ex_lock = l'bl;
ex_m_lock = l'bl;
m_wb_lock = l'bl;
                                                    if_id_flush = l'bl;
id_ex_flush = l'bl;
ex_m_flush = l'bl;
m_wb_flush = l'bl;
                                     end
else if (force_flush || (
    (m_instruction[15:12] == 4'bl010) &6
    (m_instruction[11:8] == ex_instruction[11:8] || m_instruction[11:8] == ex_instruction[7:4])))
                                             begin
   //If a flush was forced we still need to write to PC
                                                      //otherwise if we're just stalling for a read, PC doesn't get written
if (force_flush) pc_write = 1'bl;
                                                     else pc write = 1'b0;
                                                     if_id_lock = 1'b1;
id_ex_lock = 1'b1;
ex_m_lock = 1'b0;
m_wb_lock = 1'b0;
                                      if_id_flush = 1'b0;
id_ex_flush = 1'b0;
ex_m_flush = 1'b1;
m_wb_flush = 1'b0;
47
48
49
50
51
52
53
54
55
56
57
58
                               //if a jump is taken, if_id, id_ex need to be flushed. ex_m doesn't because there's already no writeback.
                      else if (jump_taken)
                                     pc_write = l'bl;
                                      if_id_lock = 1'b0;
id_ex_lock = 1'b0;
ex_m_lock = 1'b0;
m_wb_lock = 1'b0;
59
60
61
62
63
64
65
66
67
68
                                      if_id_flush = 1'b1;
id_ex_flush = 1'b1;
ex_m_flush = 1'b0;
m_wb_flush = 1'b0;
69
70
71
72
73
74
75
76
77
78
79
                               //Normal operation. PC Writes, no locks, no flush.
                              | pc_write = l'bl;
| if_id_lock = l'b0;
| id_ex_lock = l'b0;
| ex_m_lock = l'b0;
| m_wb_lock = l'b0;
                                      if_id_flush = 1'b0;
id_ex_flush = 1'b0;
ex_m_flush = 1'b0;
m_wb_flush = 1'b0;
80
81
            end
84 endmodule
```

## **Stage Three: Execution**

### **Arithmetic Logical Unit (ALU):**

```
module ALU(input aluOp, input[3:0] opcode, input signed[15:0] op1, op2, output reg[15:0] out, R15, output reg error, neg, zero);
  always@(*)
if (alu0p)
begin
       begin
error = 1'b0; // optional for throwing error
neg = ((op1 - op2) > 0);
zero = ((op1 - op2) == 0);
if (opcode == 4'b0000) //signed add:
                                            //signed addition
         begin
             out = op1 + op2;
            R15 = 16'h0000;
         end
       else if (opcode == 4'b0001)
                                            //signed subtraction
         begin
           out = op1 - op2;
R15 = 16'h0000;
         end
       else if (opcode == 4'b0100)
                                                //signed multiplication
         begin
            {R15, out} = op1 * op2;
       else if (opcode == 4'b0101)
                                                //signed division
         begin
           out = op1 / op2;
R15 = op1 % op2;
         end
  else
begin
            out = 16'h0000;
           R15 = 16'h0000;
 end
 end
  endmodule
```

#### **Forwarding Unit:**

```
module forward(inst_ex, inst_m, inst_wb, haz1, haz2);
input [15:0] inst_ex, inst_m, inst_wb;
output reg [1:0] haz1, haz2;
always @ (*)
begin
       //Type A: ALU op (1111)
//Type B: load and store byte (101x)
// load and store (110x)
        if (inst_ex[15:12] == 4'bll11 ||
  inst_ex[15:13] == 3'bl01 ||
  inst_ex[15:13] == 3'bl10)
                begin
                        //haz2 handles hazards for operand 2
                             inst_wb[11:8]: haz2 = 2'b01;
inst_wb[11:8]: haz2 = 2'b10;
default: haz2 = 2'b00;
                end
        else haz2 = 2'b00;
                 //Type c: AND imm, OR imm (100x)
       //Type c: AND imm, OR imm (100x)

// ble, bge (010x)

// be (0110)

if (inst_ex[15:13] == 3'b100 ||
    inst_ex[15:13] == 3'b010 ||
    inst_ex[15:12] == 4'b0110 ||
    inst_ex[15:12] == 4'b0111 || //this "if" covers all
    inst_ex[15:13] == 3'b101 || //use cases for hazl
    inst_ex[15:13] == 3'b110)

begin

//hazl handles hazards for operand 1
    case(inst_ex[11:31)
                         case(inst_ex[11:8])
                              inst_m[11:8] : haz1 = 2'b01;
inst_wb[11:8] : haz1 = 2'b10;
default: haz1 = 2'b00;
                         endcase
                 end
        //Type d/unrecognized
```

### **Multiplexor 4 to 1:**

```
module mux_4tol(in1, in2, in3, in4, sel, out);
       parameter size = 16;
input [size:1] in1, in2, in3, in4;
10
11
12
       input [1:0] sel;
output reg [size:1] out;
13
14
       always @ (*)
15 acase (sel)
16
17
                 2'b00 : out = in1;
2'b01 : out = in2;
                2'b10 : out = in3;
2'b11 : out = in4;
18
20
           endcase
21
22
       endmodule
```

### **Left Shift:**

```
module leftShiftl(data_in, data_out);
parameter size = 16;
input [size:1] data_in;
output reg [size:1] data_out;

always @ (*)
data_out = data_in << 1;
endmodule</pre>
```

## **Stage Four: Memory**

### **Jump Control:**

```
module jumpControl(opcode, zero, neg, result);
       input [3:0] opcode;
       input zero, neg;
      output reg result;
       always @ (*)
12
13
14
15
           begin
                case (opcode)
                //jump
                4'b0001: result = 1'b1;
17
18
                4'b0110: if (zero) result = 1'b1;
                   else result = 1'b0;
19
                //jge
                4'b0100: if (!zero && !neg) result = 1'b1;
21
22
23
24
25
26
27
28
                   else result = 1'b0;
                //jle
                4'b0101: if (neg) result = 1'b1;
                else result = 1'b0;
default: result = 1'b0;
                endcase
           end
       endmodule
```

#### **Data Memory:**

```
module datamemory(input clk, rst, rEnable, wEnable, input[15:0] address, wData, output reg[15:0] rData);
3
      integer j;
      reg[7:0] mem [10000:0];
      always@(posedge clk or negedge rst)
    □begin
8
         if (wEnable == clk)
9
               mem[address+1] <= wData[15:8];</pre>
               mem[address] <= wData[7:0];</pre>
            end
13
         else if (!rst)
14
            begin
15
               for(j = 10; j < 10000; j = j + 1)
16
                  begin
17
                   mem[j] <= 8'h00;
18
                  end
19
               mem[0] <= 8'h2b;
               mem[1] <= 8'hcd;
               mem[2] <= 8'h00;
               mem[3] <= 8'h00;
               mem[4] <= 8'h12;
23
24
               mem[5] <= 8'h34;
               mem[6] <= 8'hde;
25
26
               mem[7] <= 8'had;
               mem[8] <= 8'hbe;
28
               mem[9] <= 8'hef;
29
            end
30
31
32
33
      always@(*)
34
    begin
         rData = 16'hxxxx;
36
         if (rEnable == 1'b1)
37
38
             rData = {mem[address], mem[address+1]};
39
     end
40
41
      endmodule
42
```

# **Stage Five: Write Back**

The last section is the Write Back stage. This section is composed of two (2 to 1) Multiplexors that allow memory to write to a register, as well as writing to an address source.



### **Lock Buffer Module**

```
10
      module lockBuffer(data in, clk, dis, flush, data out);
11
      parameter size = 16;
12
      input [size:1] data in;
      input clk, dis, flush;
13
14
      output reg [size:1] data out;
15
16
    always @ (posedge clk)
17
    begin
18
          if (flush) data_out <= {{size}{1'b0}};</pre>
19
          else if (~dis) data out <= data in;
20
21
22
     end
23
      endmodule
```

This module is a simple lock buffer used in the cpu top level design. The buffer designs are implemented in the cpu Verilog code

## **CPU / Top Design**

```
9 'include "register file.v"
10 'include "register.v"
   `include "control.v"
11
   `include "jumpControl.v"
12
13
    `include "lockBuffer.v"
14 'include "mux 2tol.v"
   `include "mux_4tol.v"
15
   `include "forward.v"
16
17
    `include "adder.v"
18 'include "alu.v"
   `include "leftShiftl.v"
19
20
    `include "signExtend.v"
21
    `include "hazard.v"
   `include "instructionmemory.v"
22
    `include "datamemory.v"
24
    `include "programcounter.v"
25
26
   module cpu(clk, reset);
27
   input clk, reset;
28
30
   //*****Wires and Regs for Hazard Handling***********************
31
   32
   reg[15:0] errors;
33
34
    wire IF ID FLUSH, ID EX FLUSH, EX M FLUSH, M WB FLUSH;
    wire IF ID LOCK, ID EX LOCK, EX M LOCK, M WB LOCK;
35
36
37
   reg[15:0] ERROR SERVICE ROUTINE ADDRESS;
38
40
    //*****Other Wires*********************
41
   42
43
    //Wires originating in the Instruction Fetch region
44
    wire[15:0] IF PC SRC MUX ADDR OUT, IF PC ADDER OUT, IF ADDR, //if pc adder out
45
                                 //if addr is the address of the instruction to be read
46
                   IF INSTRUCTION; // pc address and inst buffer inputs
47
    wire IF ADDRESS OVERFLOW, IF PC WRT;
    reg USE ERROR ADDRESS;
48
49
```

```
//Wires originating in the instruction Decode region
       //Wires originating in the instruction become region
wire[15:0] IF_ID_BUFFER_PC_ADDRESS_OUTPUT, ID_INSTRUCTION, //pc address and inst buffer inputs
ID_SIGN_EXTEND, // sign_extend_output
ID_READ_DATA_1, ID_READ_DATA_2, ID_READ_DATA_15; // outputs to register file
                                                                                          // outputs to register file, inputs to buffer
       wire ID W2_ADDR_SRC, ID_W2_EN, ID_WRITEBACK, ID_MEMTOREG, ID_ALU_SRC, ID_ALU_OP, ID_MEM_READ, ID_MEM_WRITE, ID_BYTE_SELECT, ID_LOCK, CONTROL_ERROR, ID_ALU_OP2_SRC;
       //Wires originating in the Execute region
wire[15:0] ID EX_BUFFER PC_ADDRESS_OUTPUT, ID EX_BUFFER_INSTRUCTION_OUTPUT, // pc address and instructi
ID_EX_BUFFER_DATA_1_OUTPUT, ID_EX_BUFFER_DATA_2_OUTPUT, ID_EX_BUFFER_DATA_15_OUTPUT, // data buffer outputs
EX_ADDRESS_ADDER_OUTPUT, EX_RESULT, EX_REMAINDER, // alu and address adder results
EX_M_BUFFER_D1_INPUT, EX_M_BUFFER_D2_INPUT, EX_M_BUFFER_D5_INPUT, // inputs to buffer to mem

**V_STAN_EVEND** // comes out of the buffer which comes from sign extend in decode stage
                                                                                                                   // pc address and instruction buffer outputs
58
59
                 EX SIGN EXTEND,
                                          // comes out of the buffer which comes from sign extend in decode stage
                 EX_MUX_RESULT_ALU_SRC,
                 EX INSTRUCTION,
                 EX_ADDRESS, //this is the FINAL address coming out of the adder
                 EX_ALU_INPUT_1, EX_ALU_INPUT_2, // result of hazard-detection multiplexer
                 EX_ADDE IN 2,

EX_ADDE IN 2,

EX_ADDE IN 2,

EX_ALU_OP2_SRC_OUTPUT; //Connects the two OP2 multiplexers

FY_MFGATIVE. EX_ALU_ERROR, // alu and address adder results
        wire EX_ALU_OP2_SRC, EX_ZERO, EX_NEGATIVE, EX_ALU_ERROR,
             //commands buffered through ex
             EX_W2_ADDR_SRC, EX_W2_EN, EX_WRITEBACK, EX_MEMTOREG, EX_ALU_SRC, EX_ALU_OP, EX_MEM_READ, EX_MEM_WRITE, EX_BYTE_SELECT, EX_LOCK;
      wire[1:0] DAT_1_HAZ, DAT_2_HAZ;
     -//Wires originating in the Memory region
       // commands buffered through M
       wire M_PC_SRC, //this is the output to the Jump Control, which becomes PC_SRC
M_ZERO, M_NEGATIVE, //carried from ALU result
       M W2 ADDR SRC, M W2 EN, M WRITEBACK, M MEMTOREG, M ALU SRC, M ALU OP, M MEM READ, M MEM WRITE, M BYTE SELECT, M LOCK; wire[15:0] M DATA MEMORY READ OUTPUT, M INSTRUCTION, M ADDRESS,
                 M_RESULT, M_REMAINDER, //m address is the output of the ex-m address buffer
                 M_REGISTER_DATA_1;
       //Wires originating in the Writeback region
wire WB_W2_ADDR_SRC, WB_W2_EN, WB_WRITEBACK, WB_MEMTOREG, WB_BYTE_SELECT;
wire[3:0] 7/WB_WRITE_ADDR_1, //used WB_INSTRUCTION[11:8]
                 WB WRITE ADDR 2;
       wire[15:0] //WB_DATA_1, //not used: instead WB_MUX_MEM_TO_REG_RESULT
                 WB DATA 2;
       wire[15:0] WB RESULT, WB REMAINDER, WB MUX MEM TO REG RESULT, WB MUX WA2 RESULT, WB INSTRUCTION, WB DATA FROM MEMORY;
     //*******Component Listing********
94
95
        //Components in Instruction Fetch Region
96
97
       wire [15:0] IF NEXT ADDR;
        mux 2tol #(16) IF MUX PC_SRC (IF PC_ADDER_OUT, M_ADDRESS, M_PC_SRC, IF PC_SRC_MUX_ADDR_OUT);
        mux 2tol #(16) IF MUX ERR (IF PC SRC MUX ADDR OUT, ERROR SERVICE ROUTINE ADDRESS, USE ERROR ADDRESS, IF NEXT ADDR);
99
        //register(data in, clk, reset, w enable, data out);
        //register #(16) PC (.data_in(IF_NEXT_ADDR), .clk(clk), .rst(reset), .w_enable(IF_PC_WRT), .data_out(IF_ADDR));
programcounter PC(.clk(clk), .rst(reset), .pWrite(IF_PC_WRT), .halt(1'b0), .temp_in(IF_NEXT_ADDR), .out(IF_ADDR));
adder IF_ADDRESS_ADDER(16'h0002, IF_ADDR, IF_ADDRESS_OVERFLOW, IF_PC_ADDER_OUT);
104
        //instructionMemoryDUMMY im(IF ADDR, IF INSTRUCTION);
        instructionmemory im(.programcounter(IF_ADDR), .outRegister(IF_INSTRUCTION));
        //IF/ID Buffers: data in, clock, disable, flush, data out
lockBuffer #(16) IF_ID_BUFFER_ADDRESS (IF_PC_ADDRE OUT, clk, IF_ID_LOCK, IF_ID_FLUSH, IF_ID_BUFFER_PC_ADDRESS_OUTPUT);
lockBuffer #(16) IF_ID_BUFFER_INSTRUCTION (IF_INSTRUCTION, clk, IF_ID_LOCK, IF_ID_FLUSH, ID_INSTRUCTION);
         //Components in Instruction Decode Region
       □ control control(.instruction(ID_INSTRUCTION), .w2_addr_src(ID_W2_ADDR_SRC), .w2_en(ID_W2_EN),
                   .write back(ID WRITEBACK), .mem to reg(ID MEMTOREG), .alu src(ID ALU SRC), .alu op(ID ALU OP),
                    .memory read(ID MEM READ), .memory write(ID MEM WRITE), .byte select(ID BYTE SELECT), .err(CONTROL ERROR), .lock(ID LOCK), .alu op2 src(ID ALU OP2 SRC)).
      Fregister_file rf (.write_data_1(WB_MUX_MEM_TO_REG_RESULT), .write_data_2(WB_REMAINDER), .write_addr_1(WB_INSTRUCTION[11:0]), .write_addr_2(WB_WRITE_ADDR_2),
                        .read addr 1(ID INSTRUCTION[11:8]), .read addr 2(ID INSTRUCTION[7:4]), .clk(clk), .rst(reset),
                         .write_enable_1(WB_WRITEBACK), .write_enable_2(WB_W2_EN), .first_byte_only(WB_BYTE_SELECT),
                         .read_data_1(ID_READ_DATA_1), .read_data_2(ID_READ_DATA_2), .read_data_15(ID_READ_DATA_15));
       signExtend se (ID INSTRUCTION[7:0], ID SIGN EXTEND);
```

```
//ID/EX buffers
           □lockBuffer #(10) ID EX BUFFER CONTROLS(
                                                            LA DOUTER CONTROLLS!

(ID ALU OPS SEC, ID W2 ADDR SEC, ID W2 EN, ID WRITEBACK, ID MEMIOREG, ID ALU SEC, ID ALU OP,

ID MEM READ, ID MEM WRITE, ID BYTE SELECT), CLK, ID EX LOCK, ID EX FLUSH,

(EX ALU OPS SEC, EX W2 ADDR SEC, EX W2 EN, EX WRITEBACK, EX MEMIOREG, EX ALU SEC, EX ALU OP,

EX MEM READ, EX MEM WRITE, EX BYTE SELECT));
               lockBuffer #(16) ID EX_BUFFER_INSTRUCTION(ID_INSTRUCTION, clk, ID_EX_LOCK, ID_EX_FLUSH, EX_INSTRUCTION);
               lockBuffer #(16) ID_EX_BUFFER_DAT_1(ID_READ_DATA_1, clk, ID_EX_LOCK, ID_EX_FLUSH, ID_EX_BUFFER_DATA_1_OUTPUT);
lockBuffer #(16) ID_EX_BUFFER_DAT_2(ID_READ_DATA_2, clk, ID_EX_LOCK, ID_EX_FLUSH, ID_EX_BUFFER_DATA_2_OUTPUT);
lockBuffer #(16) ID_EX_BUFFER_SAT_15(ID_READ_DATA_15, clk, ID_EX_LOCK, ID_EX_FLUSH, ID_EX_BUFFER_DATA_15_OUTPUT);
lockBuffer #(16) ID_EX_BUFFER_SATD_SIGN_FLUSH, SIGN_FLUSH, EX_LOCK, ID_EX_FLUSH, EX_LOCK, ID_EX_LOCK, ID_E
             mux_2tol #(16) EX_MUX_ALU_SRC(ID_EX_BUFFER_DATA_1_OUTPUT, EX_SIGN_EXTEND, EX_ALU_SRC, EX_MUX_RESULT_ALU_SRC);
mux_2tol #(16) EX_MUX_ALU_SRC2(ID_EX_BUFFER_DATA_2_OUTPUT, ID_EX_BUFFER_DATA_1S_OUTPUT, EX_ALU_OP2_SRC, EX_ALU_OP2_SRC, EX_ALU_OP2_SRC_OUTPUT);
               mux_4tol #(16) EX_MUX_HAZ_1(EX_MUX_RESULT_ALU_SRC, M_RESULT, WB_RESULT, 16'h0000, DAT_1_HAZ, EX_ALU_INPUT_1);
mux_4tol #(16) EX_MUX_HAZ_2(EX_ALU_OP2_SRC_OUTPUT, M_RESULT, WB_RESULT, 16'h0000, DAT_2_HAZ, EX_ALU_INPUT_2);
          leftShiftl lsl(.data_in(EX_SIGN_EXTEND), .data_out(EX_ADDER_IN_2));
adder #(16) address_adder(ID_EX_BUFFER_PC_ADDRESS_OUTFUT, EX_ADDER_IN_2, EX_ADDR_ADD_ERROR, EX_ADDRESS); // EX_ADDR_ADD_ERROR isn't used for anything (to support signed jumps), but is here
           □ hazard hazard(.ex_instruction(EX_INSTRUCTION), .m instruction(M_INSTRUCTION), .pc_write(IF_PC_NRT), .force_flush(USE_ERROR_ADDRESS), .jump_taken(M_PC_SRC), .reset(reset), .if_id_lock(IF_ID_LOCK), .id_ex_lock(ID_EX_LOCK), .ex_m_lock(EX_M_LOCK), .m wb_lock(M_MB_LOCK), .if_id_flush(IF_ID_FLUSH), .id_ex_flush(ID_EX_FLUSH), .ex_m_flush(EX_M_FLUSH), .m_wb_flush(M_WB_FLUSH));
161
                //EX/M buffers
            //EX/M buffers

| lockbuffer #(9) EX M BUFFER CONTROLS((EX W2 ADDR SRC, EX W2 EN, EX WRITEBACK, EX MEMTOREG, EX MEM READ, EX MEM WRITE, EX BYTE SELECT, EX ZERO, EX MEGATIVE), clk, EX M LOCK, EX M FLUSH, (M W2 ADDR SRC, M W2 EN, M WRITEBACK, M MEMTOREG, M MEM READ, M MEM WRITE, M BYTE SELECT,
                                                                             M ZERO, M NEGATIVE );
           //Components in Memory region
             //(input clk, rst, rEnable, wEnable, input[15:0] address, wData, output reg[15:0] rData);
datamemory dm (.clk(clk), .rst(reset), .rEnable(M_MEM_READ), .wEnable(M_MEM_WRITE), .address(M_RESULT), .wData(M_REGISTER_DATA_1), .rData(M_DATA_MEMORY_READ_OUTPUT));
//M/WB Buffers
             DiockBuffer #(5) M_WB_BUFFEr_CONTROLS({M_MEMTOREG, M_W2_ADDR_SRC, M_WRITEBACK, M_W2_EN, M_BYTE_SELECT}),

clk, M_WB_LOCK, M_WB_FLUSH,

(WB_MEMTOREG, WB W2_ADDR_SRC, WB_WRITEBACK, WB_W2_EN, WB_MYTE_SELECT});

lockBuffer #(16) M_WB_BUFFER_INSTRUCTION(M_INSTRUCTION, clk, M_WB_LOCK, M_WB_FLUSH, WB_INSTRUCTION);
                 lockBuffer #(16) M_WB_BUFFER_DATA_FROM_MEMORY(M_DATA_MEMORY_READ_OUTPUT, clk, M_WB_LOCK, M_WB_FLUSH, WB_DATA_FROM_MEMORY);
                 lockBuffer #(16) M_WB_BUFFER_RESULT(M_RESULT, clk, M_WB_LOCK, M_WB_FLUSH, WB_RESULT);
lockBuffer #(16) M_WB_BUFFER_REMAINDER(M_REMAINDER, clk, M_WB_LOCK, M_WB_FLUSH, WB_REMAINDER);
              □//Components in Writeback
                  //Quick note: writeback address 1 is always the fireset operand in the instruction.
// writeback address 2 is either the second operand, or it's hardcoded to 15 (if dividing or multiplying)
                 // writeback data 1 is either from memory (if loading from data mem) or the result of the ALU.

// writeback data 2 is always from the ALU Remainder.

mux 2tol #(16) WB MUX MEM TO REG (WB RESULT, WB DATA FROM MEMORY, WB MEMTOREG, WB MUX MEM TO REG RESULT); //WB MUX MEM TO REG RESULT is the data from data memory mux 2tol #(4) WB MUX W2 ADDR_SRC(WB INSTRUCTION[7:4], 4'NF, WB W2 ADDR_SRC, WB WRITE_ADDR_2);
```

```
always @ (posedge clk or negedge reset)
203
     begin
204
           if (~reset)
205
               begin
206
               //IF ID LOCK, ID EX LOCK, EX M FLUSH handled by hazard unit
207
                   ERROR SERVICE ROUTINE ADDRESS <= 16'h0000;
208
                   errors <= 16'h0000;
209
               end
210
           else
211
           begin
212
               //Accumulate errors in error register
213
               errors <= {{13'b0}}, IF ADDRESS OVERFLOW, CONTROL ERROR, EX ALU ERROR};
214
               //IF PC WRT <= 1'b1;
215
            if (IF ADDRESS OVERFLOW || CONTROL ERROR || EX ALU ERROR)
216 =
217 =
                    begin
                        //Error handling : use Error Interrupt Service Routine
218
                        //IF ID LOCK, ID EX LOCK, EX M FLUSH handled by hazard unit
219
                        ERROR SERVICE ROUTINE ADDRESS <= 16'h0000;</pre>
220
                        USE ERROR ADDRESS <= 1'b1;
221
                    end
222
                else
223
                   begin
224
                       ERROR_SERVICE_ROUTINE_ADDRESS <= 16'h0000;</pre>
225
                       USE ERROR ADDRESS <= 1'b0;
226
                   end
227
           end
228
    end
229
     endmodule
230
231
232
      module data memoryDUMMY (read, write, addr, write data, data out, byte select);
233
           input [15:0] addr, write data;
234
           input read, write, byte_select;
235
           output reg [15:0] data_out;
236
      initial data_out = 16'h0000;
237
238
      always@(*)
239
           begin
240
           if (read) data out = 16'hFAFA;
241
           else data out = 16'h0000;
242
           end
243
     endmodule
```

# **Truth Tables / Signals**

## **Control Unit Truth Table**

| Command           | Opcode | W2<br>ADSRC | W2EN | WB | MtR | ALU<br>SRC | ALU OP<br>(INSTR[30] | MR | MW | BS |
|-------------------|--------|-------------|------|----|-----|------------|----------------------|----|----|----|
| Signed Add        | 1111   | X           | 0    | 1  | 0   | 0          | 0000                 | 0  | 0  | 0  |
| Signed Subtract   | 1111   | Х           | 0    | 1  | 0   | 0          | 0001                 | 0  | 0  | 0  |
| Signed Multiply   | 1111   | 1           | 1    | 1  | 0   | 0          | 0100                 | 0  | 0  | 0  |
| Signed Division   | 1111   | 1           | 1    | 1  | 0   | 0          | 0101                 | 0  | 0  | 0  |
| Move              | 1111   | X           | 0    | 1  | 0   | 0          | 0111                 | 0  | 0  | 0  |
| Swap              | 1111   | 0           | 1    | 1  | 0   | 0          | 1000                 | 0  | 0  | 0  |
| AND Immediate     | 1000   | X           | 0    | 1  | 0   | 1          | X                    | 0  | 0  | 0  |
| OR immediate      | 1001   | X           | 0    | 1  | 0   | 1          | X                    | 0  | 0  | 0  |
| Load Byte         | 1010   | X           | 0    | 1  | 1   | 1          | X                    | 1  | 0  | 1  |
| Unsigned          |        |             |      |    |     |            |                      |    |    |    |
| Store Byte        | 1011   | X           | 0    | 0  | 0   | 1          | X                    | 0  | 1  | 1  |
| Load              | 1100   | X           | 0    | 1  | 1   | 1          | X                    | 1  | 0  | 0  |
| Store             | 1101   | X           | 0    | 0  | 0   | 1          | X                    | 0  | 1  | 0  |
| Branch on Less    | 0101   | X           | 0    | 0  | 0   | 0          | X                    | 0  | 0  | 0  |
| Branch on Greater | 0100   | X           | 0    | 0  | 0   | 0          | X                    | 0  | 0  | 0  |
| Branch on Equal   | 0110   | X           | 0    | 0  | 0   | 0          | X                    | 0  | 0  | 0  |
| Jump              | 0001   | X           | 0    | 0  | 0   | 0          | X                    | 0  | 0  | 0  |
| Halt              | 0000   | X           | 0    | 0  | 0   | 0          | X                    | 0  | 0  | 0  |

## **Jump Control Truth Table**

| Command           | NEG (from<br>ALU) | ZERO (from<br>ALU) | PC SRC<br>(out) |
|-------------------|-------------------|--------------------|-----------------|
| Jump Less Than    | 0                 | 0                  | 0               |
| Jump Less Than    | 1                 | X                  | 1               |
| Jump Equal        | X                 | 0                  | 0               |
| Jump Equal        | 0                 | 1                  | 1               |
| Jump Greater Than | 0                 | 0                  | 1               |
| Jump Greater Than | 1                 | X                  | 0               |
| Jump              | X                 | X                  | 1               |

## **Forwarding Unit Truth Table**

(Current command is C, Command in Memory is M, command in Writeback is WB)

00: Data from Register File

01: Data from M

10: Data from WB

11: Not connected

| Command                  | DAT1HAZ | DAT2HAZ |
|--------------------------|---------|---------|
| C-Op1 != M-Op1 or WB-Op1 | 00      | 00      |
| C-Op2 != M-Op1 or WB-Op1 |         |         |
| C-Op1 != M-Op1 or WB-Op1 | 00      | 01      |
| C-Op2 = M-Op1            |         |         |
| C-Op1 != M-Op1 or WB-Op1 | 00      | 10      |
| C-Op2 = WB-Op2           |         |         |
| C-Op1 = M-Op1            | 01      | 00      |
| C-Op2 != M-Op1 or WB-Op1 |         |         |
| C-Op1 = M-Op1            | 01      | 01      |
| C-Op2 = M-Op1            |         |         |
| C-Op1 = M-Op1            | 01      | 10      |
| C-Op2 = WB-Op1           |         |         |
| C-Op1 = WB-Op1           | 10      | 00      |
| C-Op2 != M-Op1 or WB-Op1 |         |         |
| C-Op1 = WB-Op1           | 10      | 01      |
| C-Op2 = M-Op1            |         |         |
| C-Op1 = WB-Op1           | 10      | 10      |
| C-Op2 = WB-Op1           |         |         |

### **Instruction Hazard Detection Truth Table**

(Current command is C, Command in Memory is M)

Instruction Hazard unit's job is to create a bubble (prevent instructions from moving) through the IF/ID, ID/EX buffers in case of a load word or load byte.

| Condition                    | No Write | PC Wrt |
|------------------------------|----------|--------|
| M= LW or M=LB                | 1        | 0      |
| And( C-Op1 or C-Op2 = M-Op1) |          |        |
| Jump Taken (from Jump        | 1        | 1      |
| Control)                     |          |        |

#### **Signal Names**

W2 ADSRC: Source of Write Address 2.

0: Instruction[7..3]

1: Hardcoded 15

W2 EN: Write into Write Address 2?

0: Don't write

1: Write ALU Remainder into register file, address 2. ALU Remainder is used for Swap and Move.

WB: Write into Write Address 1?

0: Don't write

1: Write into register file, Address 1

MtR: Memory to Register

0: Write ALU Result into Register

1: Write data from memory into Register

ALU SRC: Source of ALU Data. Overridden by data forwarding!

0: Use data from RD1 for ALU 1

1: Use data from Sign Extended lower half of instruction for ALU 1.

MR: Read data from memory?

0: Read data from memory

1: Do not read from memory

MW: Write data into memory?

0: Do not write into memory at address ADDR

1: Write into memory at address ADDR

BS: Byte select

0: Read and write entire 16-bit word

1: Read and write half word

# **Test Assembly**

|         |               | PC  | R1   | R2   | R3   | R4   | R5   | R6   | R7   | R8   | R9   | R10  | R11  | R12  | R13  | R14  | R15  |
|---------|---------------|-----|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| Address | Content       |     | 0F00 | 0050 | FFOF | FOFF | 0040 | #### | OOFF | FF88 | 0000 | 0000 | 0000 | CCCC | 0002 | 0000 | 0000 |
| 00      | Add R1, R2    | 0   | 0F50 |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 02      | Sub R1, R2    | 2   | 0F00 |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 04      | Ori R3, FF    | 4   |      |      | FFFF |      |      |      |      |      |      |      |      |      |      |      |      |
| 06      | ANDi R3, 4C   | 6   |      |      | 004C |      |      |      |      |      |      |      |      |      |      |      |      |
| 08      | MUL R5, R6    | 8   |      |      |      |      | 0080 |      |      |      |      |      |      |      |      |      | 9900 |
| 10      | DIV R1, R5    | OA  | 003C |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 12      | SUB R15, R15  | OC. |      |      |      |      |      |      |      |      |      |      |      |      |      |      | 0000 |
| 14      | MOV R4, R8    | OE  |      |      |      | FF88 |      |      |      |      |      |      |      |      |      |      |      |
| 16      | SWP R4, R6    | 10  |      |      |      | 6666 |      | FOFF |      |      |      |      |      |      |      |      |      |
| 18      | ORi R4, 2     | 12  |      |      |      | 6666 |      |      |      |      |      |      |      |      |      |      |      |
| 20      | LBU R6, 4(R9) | 14  |      |      |      |      |      | 0012 |      |      |      |      |      |      |      |      |      |
| 22      | SB R6, 6(R9)  | 16  |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 24      | LW R6, 6(R9)  | 18  |      |      |      |      |      | 3412 |      |      |      |      |      |      |      |      |      |
| 26      | BEQ R7, 4     | 1A  |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 28      | ADD R11, R1   | 1C  |      |      |      |      |      |      |      |      |      |      | 003C |      |      |      |      |
| 30      | BLT R7, 5     | 1E  |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 32      | ADD R11, R2   | 20  |      |      |      |      |      |      |      |      |      |      | 008C |      |      |      |      |
| 34      | BGT R7, 2     | 22  |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 36      | ADD R1, R1    | 24  |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 38      | Add R1, R1    | 26  | 00B4 |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 40      | LW R8, 0 (R9) | 28  |      |      |      |      |      |      |      | 2BCD |      |      |      |      |      |      |      |
| 42      | ADD R8, R8    | 2A  |      |      |      |      |      |      |      | 579A |      |      |      |      |      |      |      |
| 44      | SW R8, 2(R9)  | 2C  |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 46      | LW R10, 2(R9) | 2E  |      |      |      |      |      |      |      |      |      | 579A |      |      |      |      |      |
| 48      | ADD R12, R12  | 30  |      |      |      |      |      |      |      |      |      |      |      | 9998 |      |      |      |
| 50      | SUB R13, R13  | 32  |      |      |      |      |      |      |      |      |      |      |      |      | 0000 |      |      |
| 52      | ADD R12, R12  | 34  |      |      |      |      |      |      |      |      |      |      |      | CCC8 |      |      |      |
| 54      | EFFF          | 36  |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |